Port A is an 8-bit bi-directional I/O port with internal
pull-up resistors (selected for each bit). The Port A output buffers have
symmetrical drive characteristics with both high sink and source capability. As
inputs, Port A pins that are externally pulled low will source current if the
pull-up resistors are activated when Read IC. Read IC
ATMEGA1280 Eeprom
The Port A pins are tri-stated when a reset condition
becomes active, even if the clock is not running. Port B is an 8-bit
bi-directional I/O port with internal pull-up resistors (selected for each
bit). The Port B output buffers have symmetrical drive characteristics with both
high sink and source capability if Read IC.
As inputs, Port B pins that are externally pulled low will
source current if the pull-up resistors are activated. The Port B pins are
tri-stated when a reset condition becomes active, even if the clock is not
running before Read IC.
Port C is an 8-bit bi-directional I/O port with internal
pull-up resistors (selected for each bit). The Port C output buffers have
symmetrical drive characteristics with both high sink and source capability. As
inputs, Port C pins that are externally pulled low will source current if the
pull-up resistors are activated. The Port C pins are tri-stated when a reset
condition becomes active, even if the clock is not running after Read IC.
Port D is an 8-bit bi-directional I/O port with internal
pull-up resistors (selected for each bit). The Port D output buffers have
symmetrical drive characteristics with both high sink and source capability. As
inputs, Port D pins that are externally pulled low will source current if the
pull-up resistors are activated when Read IC.
The Port D pins are tri-stated when a reset condition
becomes active, even if the clock is not running. Port E is an 8-bit
bi-directional I/O port with internal pull-up resistors (selected for each
bit). The Port E output buffers have symmetrical drive characteristics with
both high sink and source capability if Read IC.
As inputs, Port E pins that are externally pulled low will
source current if the pull-up resistors are activated. The Port E pins are
tri-stated when a reset condition becomes active, even if the clock is not
running before Read IC.
Port F serves as analog inputs to the A/D Converter. Port F
also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not
used. Port pins can provide internal pull-up resistors (selected for each bit).
The Port F output buffers have symmetrical drive characteristics with both high
sink and source capability after Read IC.
As inputs, Port F pins that are externally pulled low will
source current if the pull-up resistors are activated. The Port F pins are
tri-stated when a reset condition becomes active, even if the clock is not
running. If the JTAG interface is enabled, the pull-up resistors on pins
PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs when
Read IC. Read IC locked
information
Port G is a 6-bit I/O port with internal pull-up resistors
(selected for each bit). The Port G output buffers have symmetrical drive
characteristics with both high sink and source capability. As inputs, Port G
pins that are externally pulled low will source current if the pull-up
resistors are activated. The Port G pins are tri-stated when a reset condition
becomes active, even if the clock is not running if Read IC.
Port H is a 8-bit bi-directional I/O port with internal
pull-up resistors (selected for each bit). The Port H output buffers have
symmetrical drive characteristics with both high sink and source capability. As
inputs, Port H pins that are externally pulled low will source current if the
pull-up resistors are activated. The Port H pins are tri-stated when a reset
condition becomes active, even if the clock is not running after Read IC.
|